Hashizume, Masaki, Yudai Shiraishi, Hiroyuki Yotsuyanagi, Hiroshi Yokoyama, Tetsuo Tada, and Shyue-Kung Lu. 2017. “Electrical Test of Resistive and Capacitive Open Defects at Data Bus in 3D Memory IC”. Journal of Telecommunication, Electronic and Computer Engineering (JTEC) 9 (3-2):39-42. https://jtec.utem.edu.my/jtec/article/view/2810.