TY - JOUR AU - Deep Gupta, Mangal AU - Chauhan, R. K. PY - 2020/06/30 Y2 - 2024/03/29 TI - Performance Investigation of Binary Counter with Different Clock Gating Networks JF - Journal of Telecommunication, Electronic and Computer Engineering (JTEC) JA - JTEC VL - 12 IS - 2 SE - Articles DO - UR - https://jtec.utem.edu.my/jtec/article/view/5612 SP - 59-67 AB - Three different clock gating network (CGN) have been used in this work to study their impact on the performance of binary counter. Different NMOS and PMOS transistor arrangements were used as CGN network. Its effect on the design of a synchronous binary counter i.e. 4-bit SBC-1T, -2T and -4T was observed to compute some of the essential performance parameters such as delay, slack time, maximum operating frequency, power dissipation, PDP and occupied area. The proposed counter design has been extended for 8 and 16-bit also. For synthesizing (TSMC 180-nm CMOS process) the proposed design, Leonardo Spectrum Tool provided by mentor Graphics has been used. For FPGA synthesis (Spartan-3E) of the proposed design, the ISE design suite provided by Xilinx has been used. ER -