TY - JOUR AU - Mohamad, Nurita AU - Yee Ooi, Chia AU - Teh, Jwing AU - Paraman, Norlina AU - Hassan, Hasliza AU - Ismail, Nordinah PY - 2020/03/31 Y2 - 2024/03/29 TI - FPGA-Assisted Assertion-Based Verification Platform JF - Journal of Telecommunication, Electronic and Computer Engineering (JTEC) JA - JTEC VL - 12 IS - 1 SE - Articles DO - UR - https://jtec.utem.edu.my/jtec/article/view/5269 SP - 15-24 AB - In this paper, field programmable gate array (FPGA)-assisted verification platform is devised to enhance the assertion-based verification methodology to address the issues of high demand of integrated circuit with the advanced features to be delivered to market within tight Time-To-Market. The concept of SystemVerilog Assertion (SVA) checker generator is introduced to translate non-synthesizable verification coding into hardware so-called assertion checker in Verilog. A lookup table, which comprises of SVA operators mapped to their corresponding synthesizable Verilog coding was developed to generate assertion checker, which produces a single bit 1 when the assertion fails. Collection module implemented using a memory block and an arbiter was devised to be simple and fast enough to collect assertion results from the assertion checker. Since assertion checker can produce assertion result at any time, an arbiter is required to act as an interface between assertion checker and collection module. Case studies have been conducted on the proof-of-concept designs, which are the firstin-first-out (FIFO), up-down counter and Context Adaptive Variable Length Coding (CAVLC) to evaluate the effectiveness of the proposed FPGA-assisted verification platform. In the case studies, we have shown that the proposed FPGA-assisted verification platform works correctly. Besides, we also evaluated the method in area utilizations (ALMs). It has been proven that simulation-based verification time can be reduced for as much as 50% for complexity of VLSI design. Thus, implementing assertions using hardware such as FPGA becomes a solution to alleviate issue of long simulation time. ER -