TY - JOUR AU - Jali, Mohd Hafiz PY - 2015/09/01 Y2 - 2024/03/28 TI - Design of Gain Booster for Sample and Hold Stage of High Speed-Low Power Pipelined Analog-to-Digital Converter JF - Journal of Telecommunication, Electronic and Computer Engineering (JTEC) JA - JTEC VL - 5 IS - 1 SE - Articles DO - UR - https://jtec.utem.edu.my/jtec/article/view/481 SP - 23-29 AB - This paper presents the full custom design of an operational transconductance amplifier (OTA) for the sample and hold (SHA) stage of a 10-bit 50-MS/s pipelined analog-todigital converter (ADC) implemented in a TSMC 0.35μm CMOS process. The OTA chosen for this design is folded cascode with gain boost topology. It is demonstrated through the design analysis and HSPICE simulation that such a structure realizes the best trade-off between power, speed and gain. The simulation results show the OTA achieves DC gain of 88.05dB, unity gain bandwidth of 430.03MHz and 84.06 degree of phase margin. The OTA achieves 62.13 dB SNR at the sampling rate of 50MHz with the input frequency of 24MHz. Power consumption is 9.68 mW from a single 3V supply. The settling time to 2-11 accuracy is 8.2ns. ER -