TY - JOUR AU - Wong, Y.C. AU - Lee, Y.Q. PY - 2018/10/31 Y2 - 2024/03/29 TI - Design and Development of Deep Learning Convolutional Neural Network on an Field Programmable Gate Array JF - Journal of Telecommunication, Electronic and Computer Engineering (JTEC) JA - JTEC VL - 10 IS - 4 SE - Articles DO - UR - https://jtec.utem.edu.my/jtec/article/view/4116 SP - 25-29 AB - This paper presents the design and development of Convolutional Neural Network on Field Programmable Gate Array. In the recent work of deep learning Convolutional Neural Network, CNN is a challenging research area in both software and hardware implementation. Software implementations tend to be prohibitively slow considering that most of the neural networks run on sequentially operation architecture. Thus, the objective of this work is to design and develop deep learning CNN on FPGA based on the premise that hardware implementations that perform parallel computation of each neuron in the layers can be made faster. This work focuses on handwriting recognition where the machine has the ability to receive and interpret intelligible handwritten input from the sources. The speed of the CNN implemented on an FPGA was analyzed. Digits and numbers were successfully recognized by the developed system. ER -