@article{Hamzah_Ahmad_Jabbar_Soon_2017, title={AES S-Box/ Inv S-Box Optimization Using FPGA Implementation}, volume={9}, url={https://jtec.utem.edu.my/jtec/article/view/3112}, abstractNote={Advanced Encryption Standard (AES) is a common symmetric encryption algorithm and widely implemented in Wireless Local Area Network (WLAN), Radio Frequency Identification (RFID) tags and Bluetooth controller as the default choice for security services in its application. Substitution box (S-box) is a non-linear transformation and the core of AES implementation which consumed most of the power in AES hardware. This paper presents a low-complexity design methodology for the S-box/ Inverse S-box (Inv S-box) implemented in Field-Programmable Gate Array (FPGA) using composite field arithmetic and Quartus II as a tool to obtain simulation results through Verilog Hardware Description Language (HDL). This design utilized 94 slices with the hardware cost of the S-box/InvS-box is about 172 logic gates, with the power consumption of 31mW and the throughput is 1.6Gbps obtained through calculation. The design is suitable for the portable device application which requires data security with a low area and power consumption.}, number={3-8}, journal={Journal of Telecommunication, Electronic and Computer Engineering (JTEC)}, author={Hamzah, Hidayarni and Ahmad, Nabihah and Jabbar, M. Hairol and Soon, Chin Fhong}, year={2017}, month={Nov.}, pages={133–136} }