# High Gain of 3.1-5.1 GHz CMOS Power Amplifier for Direct Sequence Ultra-Wideband Application

R. Sapawi<sup>1</sup>, A.N. Asyraf<sup>1</sup>, D. H. A. Mohamad<sup>1</sup>, S.K. Sahari<sup>1</sup>, S.M.W.Masra<sup>1</sup>, K. Kipli<sup>1</sup>, N. Julai<sup>1</sup>, N. Junaidi<sup>1</sup>, D.N.S.D.A. Salleh<sup>1</sup>, S.A.Z. Murad<sup>2</sup>

<sup>1</sup>Department of Electrical and Electronic Engineering, Faculty of Engineering, Universiti Malaysia Sarawak, 94300, Kota Samarahan, Sarawak, Malaysia. <sup>2</sup>School of Microelectronic Engineering, Universiti Malaysia Perlis, Kampus Pauh Putra, Arau, Perlis, Malaysia. srohana@unimas.my

Abstract—This paper presents the design a power amplifier (PA) for direct sequence ultra-wideband applications using 0.13  $\mu$ m CMOS technology operating in a low band frequency of 3.1 GHz to 5.1 GHz. Current-reused technique is employed at the first stage to increase the gain at the upper end of the desired band. Cascaded common source configuration with shunt peaking inductor at the second stage helps to enhance the wideband frequency while increasing the gain approximately twice the performance. The simulation results specify that high gain of 20.3 dB with  $\pm$  0.8 dB flatness, group delay variation of  $\pm$ 121.3 ps, and good input return loss and output return loss is obtained over desired working band. The proposed PA achieves power consumption of 27.3 mW.

*Index Terms*—Power Amplifier; Ultra-Wideband; CMOS; Techniques; Performance Criteria.

## I. INTRODUCTION

In recent year, many researchers involved in new technology i.e., ultra-wideband (UWB) system because of its capability to provide high data rate over short distance range as well as very low power consumption. Two UWB standards have been proposed by IEEE 802.15.3a, namely multiband orthogonal frequency division multiplexing (MB-OFDM) and directsequence code division multiple access (DS-CDMA) [1]. BPSK and bi-orthogonal keying (BOK) mode is used for DS-UWB to supports the data communication [2]-[3]. Figure 1 shows DS-UWB signal transmission with two important bands which are low band from 3.1-4.85 GHz and high band from 6.2-9.7 GHz. The advantages of DS-UWB are low cost, high efficiency that will lead to longer battery life, high data rate, robust and accurate spatial resolution for detecting the location.

Various CMOS PA designs for UWB application have been proposed with different techniques such as distributed amplifier [4]–[5], resistive shunt feedback [6]–[9], RLC matching [10], shunt-shunt feedback [11]–[12], shunt peaking [13], inductive source degeneration [14]–[15], current reuse [16]–[17], and stagger tuning [18]–[19]. Each of the technique offers different performance depending with PA specification design.





The distributed amplifier is commonly used for wide frequency range and can achieve good linearity. However, this technique consumes high power consumption and large chip area compared to other techniques due to the transmission line configuration used in this technique [4]–[5].

The RLC matching is the technique that needs a few reactive components to build RLC filter to provide good matching at the input and output for wideband application. The disadvantage of this technique is it produce large chip area because of a few reactive components is used for filter design [10].

Resistive shunt feedback is amongst popular technique that can offer very wideband matching at the input and output of the circuit [11]–[12]. This technique offers smaller chip area compared to other techniques since it is utilized no inductor or less inductors [20]. Current reuse is one of the topology which can provide low group delay and low power consumption. However, it is difficult to meet the requirement of high gain [16]–[17]. Another fabricated PA reported using stagger technique have shown that very wide band from 3.1 to 10.6 GHz, low group delay, high gain, good gain flatness and small chip area was implemented and designed in PA for UWB application [16]. However, this design consumes very high power consumption up to 100 mW and it is not suitable for UWB application.

In this paper, high gain of 3.1 GHz to 5.1 GHz UWB CMOS power amplifier by adopting current reuse technique is designed using  $0.13 \,\mu m$  CMOS technology.

## II. UWB PA DESIGN

Firstly, the design specification is established for proposed PA as shown in Table 1. This design specification is based on the target property for UWB applications that mentioned in [21].

Table 1 Proposed PA Design Specification

| Parameter                   | Design Specification                                                                                                                                 |  |  |  |  |  |  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Frequency (GHz)             | 3.1-5.1                                                                                                                                              |  |  |  |  |  |  |
| Supply voltage (V)          | 1.8                                                                                                                                                  |  |  |  |  |  |  |
| CMOS technology (µm)        | 0.13                                                                                                                                                 |  |  |  |  |  |  |
| S <sub>21</sub> (dB)        | $\geq 10 \pm$ flatness (as low as possible)                                                                                                          |  |  |  |  |  |  |
| $S_{11}$ (dB)               | ≤ -10                                                                                                                                                |  |  |  |  |  |  |
| S <sub>22</sub> (dB)        | ≤ -10                                                                                                                                                |  |  |  |  |  |  |
| Output impedance $(\Omega)$ | 50                                                                                                                                                   |  |  |  |  |  |  |
| Stability                   | > 1                                                                                                                                                  |  |  |  |  |  |  |
| Power consumption (mW)      | As low as possible                                                                                                                                   |  |  |  |  |  |  |
| Group delay (ps)            | As low as possible                                                                                                                                   |  |  |  |  |  |  |
|                             |                                                                                                                                                      |  |  |  |  |  |  |
|                             | V <sub>ød</sub>                                                                                                                                      |  |  |  |  |  |  |
|                             | Ē                                                                                                                                                    |  |  |  |  |  |  |
|                             | $\begin{bmatrix} c \\ c \\ c \end{bmatrix} \begin{bmatrix} c \\ c \\ c \\ c \end{bmatrix} \begin{bmatrix} c \\ c \\ c \\ c \\ c \\ c \end{bmatrix} $ |  |  |  |  |  |  |



Figure 2: The schematic of the proposed DS-UWB CMOS PA

Then, the proposed CMOS PA is designed based on the design specification as shown in Table 2. Figure 2 shows the proposed design of the DS-UWB CMOS power amplifier which is divided into three stages. The first stage is known as current reuse technique where  $M_1$  is common gate amplifier and  $M_2$  is common source amplifier. The advantage of this current reuse technique compared to cascade technique, it can provide low power consumption that can be expressed in (1) and (2) [22].

$$P_{cascade} = 2V_{dd} \times I \tag{1}$$

$$P_{current-reused} = V_{dd} \times I \tag{2}$$

From Equation (1) and (2), the power consumption for cascade technique is twice power consumption of current reuse technique. Hence, the current reused technique is commonly employed to offer very low power consumption that suitable for UWB application.  $M_1$  offers wideband input matching, input-output isolation and good linearity, however the PA gain power performance degrade at high frequency because of the existing of parasitic capacitance of transistor  $C_2$ .  $L_2$  offers a low path impedance path of  $M_2$  while  $L_3$  with satisfactory large impedance is used to block the signal at the

desired bandwidth. Thus, twice of the input signal can be produced using this technique for high gain approach [23]. In order to enhance the gain at upper end of desired bandwidth at 5.1 GHz, a narrow band characteristic composed by the resonate circuit of  $C_2$  and  $L_2$  is employed.  $L_4$  is an inductive peaking to achieve high gain at high frequency.  $L_7$  is shunt peaking for the flatness of the gain. Capacitor,  $C_1$  and inductor  $L_1$  are the input matching stage.

Inductor, L<sub>5</sub>, and capacitor, C<sub>3</sub> is connected together to form inter-stage between first stage and second stage in order to improve flatness of the gain. Figure 3 illustrates the effect of L<sub>7</sub> on the gain flatness when the value of inductor is varied. It clearly can be seen that the flatness of  $\pm$  0.8 dB is achieved by choosing the values of L<sub>7</sub> to 147.5 pH.



Figure 3: Effect of inductor L7 towards gain

The technique used in second stage is a cascade common source that leads to very high gain at the desired signal frequency. Figure 4 shows the effect of cascaded common source towards gain. It can be seen from the simulation, the gain increase approximately twice the performance of current reuse technique that is used in first stage. Finally, the capacitor  $C_4$  is used as dc block.

Table 2 shows the component parameters that are used in the proposed design including biasing, supply voltage, size of transistor, capacitor, resistor and inductor.



Figure 4: Effect of cascaded common source towards gain

Table 2 Component Parameters for Proposed PA

| Component          | Parameter |
|--------------------|-----------|
| $M_1, M_2$         | 60 µm     |
| $M_3$              | 120 µm    |
| $C_1$              | 4.5 pF    |
| $C_2$              | 2.8 pF    |
| $C_3$              | 1.1 pF    |
| $C_4$              | 2.0 pF    |
| $L_1$              | 4.6 nH    |
| $L_2$              | 147.5 pH  |
| $L_3$              | 5.6 nH    |
| $L_4$              | 7.1 nH    |
| $L_5$              | 5.8 nH    |
| $L_6$              | 1.9 nH    |
| $L_7$              | 218.3 pH  |
| V <sub>bias1</sub> | 1 V       |
| V <sub>bias2</sub> | 1.8 V     |

## III. RESULTS AND DISCUSSIONS

The proposed PA design was simulated in 0.13  $\mu$ m CMOS technology with 1.8 V supply voltage. CADENCE SpectreRF simulator was used to simulate the proposed PA circuit.

Figure 5 is the simulation of S-parameters (i.e, S<sub>21</sub>, S<sub>11</sub> and  $S_{22}$ ). It can be observed that the simulated gain of the proposed PA has very high gain of 20.3 dB with good flatness of  $\pm 0.8$ dB over frequency of 3.1 to 5.1 GHz. Input return loss, S<sub>11</sub> and output return loss, S22 of less than -1.5 dB and less than -6 dB, respectively is achieved. In order to enhance the input return loss, the external input and output matching circuit can be employed in the proposed PA design. As depicted in Figure 6, good reverse isolation of -69.3 dB from 3.1 to 5.1 GHz is obtained. It shows that high reverse isolation, S<sub>12</sub> can prevent LO leakage signal from transmitting to the antenna. It can be seen that group delay variation of  $\pm 121.3$  ps is achieved as illustrated in Figure 7. This means that the output retain its original identity and suitable for UWB pulse radio system application. Figure 8 illustrates the stability factor of PA design. The PA design is unconditionally stable due to the value of K factor is larger than 1.



Figure 5: Measured S-parameters







Figure 7: Measured group delay versus frequency



Figure 8: Measured stability versus frequency

The performance and comparison of previous reported UWB CMOS PAs with this proposed work is summarizes in Table 3. As can been seen that this proposed power amplifier has obtained a high gain with average gain flatness of  $20.3 \pm 0.8$  dB, the power consumption of 27.3 mW as formulated in (2), good group delay of  $\pm 121.3$  ps compared to other researchers. This indicates that the proposed PA design is meet the DS-UWB specification.

| Ref. & Year  | Techniques                                      | Technology<br>(µm) | $V_{dd}\left(V ight)$ | Frequency<br>(GHz) | Gain ,<br>S <sub>21</sub> (dB) | S <sub>11</sub><br>(dB) | S <sub>22</sub><br>(dB) | Power consumption<br>(mW) | Group<br>delay (ps) |
|--------------|-------------------------------------------------|--------------------|-----------------------|--------------------|--------------------------------|-------------------------|-------------------------|---------------------------|---------------------|
| [16]<br>2009 | Current reuse                                   | 0.18               | 1.0                   | 3.1-4.8            | 18.4±1                         | <-5                     | <-5                     | 22                        | N/A                 |
| [22]<br>2011 | Resistive<br>feedback and<br>shun peaking       | 0.18               | 1.8                   | 3.1-6.0            | 10±1                           | <-6.0                   | <-7                     | 30                        | ±195.5              |
| [9]<br>2013  | Resistive feedback                              | 0.18               | 1.0                   | 3.1-10.6           | 12.4±1.1                       | <-8.6                   | <-8.6                   | 19                        | ±18.3               |
| [16]<br>2012 | Stagger tuning &<br>resistive shunt<br>feedback | 0.18               | 2.5                   | 3.1-10.6           | 11.48±0.6                      | <-10                    | <-14                    | 100                       | ±85.8               |
| [23]<br>2012 | Shuntshunt<br>feedback and<br>shunt peaking     | 0.18               | 1.8                   | 0.7-6.0            | 20                             | <-10                    | <-5                     | N/A                       | N/A                 |
| [17]<br>2015 | Current reuse &<br>stagger tuning               | 0.18               | 1.8                   | 5.0-10.6           | 14±1                           | <-5.5                   | <-7                     | 20                        | ±40                 |
| This work    | Current reuse                                   | 0.13               | 1.8                   | 3.1-5.1            | 20.3±0.8                       | <-1.5                   | <-6                     | 27.3                      | ±121.3              |

Table 3 Performance summary and comparison of UWB CMOS PAs.

### IV. CONCLUSION

High gain of 3.1 GHz to 5.1 GHz UWB PA was designed and simulated by employing 0.13  $\mu$ m CMOS technology. The current reused technique and cascaded common source configuration really helps in increasing the gain at the upper end of the desired band. Moreover, high gain achieved has good flatness, and low power consumption and good group delay for the desired frequency range.

#### ACKNOWLEDGMENT

This work was supported by University Malaysia Sarawak and Ministry of Higher Education Malaysia via Fundamental Research Grant Scheme (FRGS).

#### REFERENCES

- [1] WPAN High Rate Alternative PHY Task Group 3a (TG3a). IEEE 802.15, 2007 [online].
- [2] Bonghyuk Park, Seungsik Lee, Hui Dong Lee, Kyung-Ai Lee, Bon-Hyun Ku, Ji-Seon Paek, Songchoel Hong and Sangsung Choi, , "Transceiver Design Technology for Full Digital DS-UWB Applications", IEEE 64th Vehicular Technology Conference, 25-28, 2006.
- [3] Bonghyuk Park, Kyung Ai Lee, Songcheol Hong, and Sangsung Choi, "A 3.1 to 5 GHz CMOS Transceiver for DS-UWB Systems", ETRI Journal, vol. 29, 2007.
- [4] Grewing, C., Winterberg, K., Waasen, S., Friedrich, M., Puma, G. L., Wiesbauer, A., & Sandner, C., "Fully Integrated Distributed Power Amplifier in CMOS Technology, Optimized for UWB Transmitters", *IEEE Radio Frequency Integrated Circuits (RFIC) Systems*, 87–90, 2004.
- [5] Lu, C., Pham, A.-V., & Shaw, M., "A CMOS Power Amplifier for Fullband UWB Transmitters", *IEEE Radio Frequency Integrated Circuits* (*RFIC*) Symposium, 1:1–4, 2006.
- [6] Jose, S., Lee, H.-J., Ha, D., & Choi, S. S., "A Low-power CMOS Power Amplifier for Ultra wideband (UWB) Applications", *IEEE International Symposium on Circuits and Systems*, 12–14, 2005.
- [7] Zhendong, G., Zhiqiang, L., & Haiying, Z., "A 6–9 GHz Ultra-wideband CMOS PA for China's Ultra wideband Standard", *Journal of Semiconductors*, 31(9):095008, 2010.
- [8] Tianzuo, X., Lu, H., Zhong, Z., & Lisong, F, "A 3–5 GHz CMOS UWB Power Amplifier with ±8 ps Group Delay Ripple", *Journal of Semiconductors*. 31(4), 045005, 2010.

- [9] Sapawi, R., Sahari, S. K., & Kipli, K, "A Low Power 3.1-10.6 GHz Ultra-wideband CMOS Power Amplifier with Resistive Shunt Feedback Technique, *International Conference on Advanced Computer Science Applications and Technologies*. 1:3–6, 2013.
- [10] Hsu, H. C., Wang, Z. W., & Ma, G. K., "A Low Power CMOS Full-band UWB Power Amplifier using Wideband RLC Matching Method", *IEEE Conference on Electron Devices and Solid-State Circuits (EDSSC)*, 233– 236, 2006.
- [11] Wang, R., Su, Y. K., & Liu, C. H., "3~5 GHz Cascoded UWB Power Amplifier", *IEEE Asia Pacific Conference on Circuits and Systems*, 367–369, 2006.
- [12] Wang, L. Y., Li, B., & Wu, Z. H., "A Low-power CMOS Power Amplifier for Implanted Biomedical Ultra Wideband (UWB) Applications", *IEEE 11th International Conference on Solid-State and Integrated Circuit Technology (ICSICT)*, 1–3, 2012.
- [13] Meaamar, A., "An Ultra-Wideband Receiver Front-end", Ph.D Thesis, The Nanyang Technological University, 2010.
- [14] Wong, S. K., Maisurah, S., Osman, M. N., Kung, F., & See, J. H., "High Efficiency CMOS Power Amplifier for 3 to 5 GHz Ultra-wideband (UWB) Application", *IEEE Transactions on Consumer Electronics*, 55(3):1546–1550, 2009.
- [15] Kim, M. G., & Yun, T. Y., "Analysis and Design of Feedforward Linearity-improved Mixer using Inductive Source Degeneration", *IEEE Transactions on Microwave Theory and Techniques*, 62(2):323–331, 2014.
- [16] Murad, S. A. Z., Pokharel, R. K., Sapawi, R., Kanaya, H., & Yoshida, K., "High Efficiency, Good Linearity, and Excellent Phase Linearity of 3.1-4.8 GHz CMOS UWB PA with a Current-reused Technique", *IEEE Transactions on Consumer Electronics*. 56(3):1241–1246, 2010.
- [17] Mosalam, H., Allam, A., Jia, H., Pokharel, R., Ragab, M., & Yoshida, K., "A 5-9 GHz CMOS Ultra-wideband Power Amplifier Design using Load-pull", *Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems*, 13–16, 2013.
- [18] Sapawi, R., Pokharel, R. K., Murad, S. A. Z., Anand, A., Koirala, N., Kanaya, H., & Yoshida, K., "Low Group Delay 3.1-10.6 GHz CMOS Power Amplifier for UWB Applications", *IEEE Microwave and Wireless Components Letters*. 22(1): 41–43, 2012.
- [19] Mosalam, H., Allam, A., Jia, H., Abdelrahman, A., Kaho, T., & Pokharel, R. K., "Group Delay for UWB Applications", *IEEE MTT-S International Microwave Symposium*. 0–3, 2015.
- [20] Rifin, R., Mamun, M., Amin, S., & Husain, H., "Design of an Inductor-Less LNA using Resistive Feedback Topology for UWB Applications", *Research Journal of Applied Sciences, Engineering and Technology*, 5(6):2196–2202, 2013.
- [21] R. Sapawi, R. K. Pokharel, H. Kanaya, K. Yoshida, "A Wide Range CMOS Power Amplifier with Improved Group Delay Variation and Gain Flatness for UWB Transmitters", *IEICE Trans. on Electron.* 95(7), 2012.
- [22] R. Sapawi, S. A. Z. Murad, D. A. A. Mat, "5-11 GHz CMOS PA with

158.9±41 ps Group Delay and Low Power Using Current-Reused Technique", Int. J. of Electronics and Communication. 928-932, 2012.

- [23] Murad, S. A. Z., Pokharel, R. K., Galal, A. I. A., Sapawi, R., Kanaya, H., & Yoshida, K., "An Excellent Gain Flatness 3.0-7.0 GHz CMOS PA for UWB Applications", *IEEE Microwave and Wireless Components Letters*, 20(9):510–512, 2010.
- [24] Sapawi, R., Pokharel, R. K., Mat, D. A. A., Kanaya, H., & Yoshida, K., "A 3.1–6.0 GHz CMOS UWB Power Amplifier with Good Linearity

and Group Delay Variation", *Proceedings of the Asia-Pacific Microwave Conference 2011*, 9–12, 2011.

[25] Sun, X., Huang, F., Tang, X., & Shao, M., "A 0.7-6 GHz Broadband CMOS Power Amplifier for Multi-band Applications", *International Conference on Microwave and Millimeter Wave Technology*, *Proceedings*, 1(2):371–374, 2012.